Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
xst.pdf
Скачиваний:
141
Добавлен:
11.06.2015
Размер:
5.64 Mб
Скачать

R

Chapter 5

XST Design Constraints

This chapter (XST Design Constraints) provides information about XST design constraints. For general information about XST design constraints, see:

“About Constraints”

“List of XST Design Constraints”

“Setting Global Constraints and Options”

“VHDL Attribute Syntax”

“Verilog-2001 Attributes”

“XST Constraint File (XCF)”

“Constraints Priority”

“XST-Specific Non-Timing Options”

“XST Command Line Only Options”

For information about specific XST design constraints, see:

“XST General Constraints”

“XST HDL Constraints”

“XST FPGA Constraints (Non-Timing)”

“XST CPLD Constraints (Non-Timing)”

“XST Timing Constraints”

“XST Implementation Constraints”

“XST-Supported Third Party Constraints”

About Constraints

Constraints help you meet your design goals and obtain the best implementation of your circuit. Constraints control various aspects of synthesis, as well as placement and routing. Synthesis algorithms and heuristics automatically provide optimal results in most situations. If synthesis fails to initially achieve optimal results, use available constraints to try other synthesis alternatives.

The following mechanisms are available to specify constraints:

Options provide global control on most synthesis aspects. They can be set either from

Project Navigator > Process Properties > Synthesis Options, or by the run command from the command line.

VHDL attributes can be directly inserted into the VHDL code and attached to individual elements of the design to control both synthesis, and placement and routing.

XST User Guide

www.xilinx.com

305

10.1

Соседние файлы в предмете [НЕСОРТИРОВАННОЕ]