Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
CS 220 / ARM / ARM1176JZ-S Technical Reference Mmanual.pdf
Источник:
Скачиваний:
45
Добавлен:
16.04.2015
Размер:
4.47 Mб
Скачать

Signal Descriptions

A.9 Test signals

Table A-14 lists the test signals.

 

 

Table A-14 Test signals

 

 

 

Name

Direction

Description

 

 

 

SE

Input

Scan enable

 

 

 

RSTBYPASS

Input

Bypass of reset repeaters

 

 

 

MTESTON

Input

BIST enable

 

 

 

MBISTDIN[63:0]

Input

MBIST data in

 

 

 

MBISTADDR[12:0]

Input

MBIST address

 

 

 

MBISTCE[19:0]

Input

MBIST chip enable

 

 

 

MBISTWE[7:0]

Input

MBIST write enable

 

 

 

MBISTDOUT[63:0]

Output

MBIST data out

 

 

 

nVALIRQ

Output

Request for an interrupt

 

 

 

nVALFIQ

Output

Request for a fast interrupt

 

 

 

nVALRESET

Output

Request for a reset

 

 

 

VALEDBGRQ

Output

Request for an external debug request

 

 

 

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

A-16

ID012410

Non-Confidential, Unrestricted Access

 

Appendix B

Summary of ARM1136J-S and ARM1176JZ-S

Processor Differences

This appendix describes the main differences between the ARM1136J-S and ARM1176JZ-S processors. It contains these sections:

About the differences between the ARM1136J-S and ARM1176JZ-S processors on page B-2

Summary of differences on page B-3.

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

B-1

ID012410

Non-Confidential, Unrestricted Access

 

Summary of ARM1136J-S and ARM1176JZ-S Processor Differences

B.1 About the differences between the ARM1136J-S and ARM1176JZ-S processors

The ARM11 family of high performance processors implements the ARMv6 architecture and includes the ARM1136J-S and ARM1176JZ-S processors. These have:

an integer core

a level one memory system that comprises caches, write buffers, TCM, and MMU

level two interfaces

high performance coprocessor interfaces

debug and trace support.

The ARM1176JZ-S processor adds:

the TrustZone architecture for enhanced OS security

level two interfaces that use AXI busses compatible with AMBA 3.0

support for IEM for improved low power operation

support for ARMv6k extensions.

For details of the behavior of the ARM1136J-S processor, see the ARM1136 Technical

Reference Manual.

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

B-2

ID012410

Non-Confidential, Unrestricted Access

 

Соседние файлы в папке ARM