Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
CS 220 / ARM / ARM1176JZ-S Technical Reference Mmanual.pdf
Источник:
Скачиваний:
45
Добавлен:
16.04.2015
Размер:
4.47 Mб
Скачать

Appendix A

Signal Descriptions

This appendix lists and describes the processor signals. It contains the following sections:

Global signals on page A-2

Static configuration signals on page A-4

TrustZone internal signals on page A-5

Interrupt signals, including VIC interface on page A-6

AXI interface signals on page A-7

Coprocessor interface signals on page A-12

Debug interface signals, including JTAG on page A-14

ETM interface signals on page A-15

Test signals on page A-16.

Note

The output signals that Table A-1 on page A-2 to Table A-14 on page A-16 list are set to 0 on reset unless otherwise stated.

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

A-1

ID012410

Non-Confidential, Unrestricted Access

 

Signal Descriptions

A.1 Global signals

Table A-1 lists the processor global signals.

Free clocks are the free running clocks with minimal insertion delay for clocking the clock gating circuitry. Free clocks must be balanced with the incoming clock signal, but not with the clocks clocking the core logic.

Table A-1 Global signals

Name

Direction

Description

 

 

 

CLKIN

Input

Core clock

 

 

 

FREECLKIN

Input

Free running version of the core clock

 

 

 

nPORESETIN

Input

Power on reset, resets debug logic

 

 

 

nRESETIN

Input

Core reset

 

 

 

nVFPRESETIN

Input

Not connected, you must tie it LOW

 

 

 

STANDBYWFI

Output

Indicates that the processor is in Standby mode

 

 

 

VFPCLAMP

Input

Not connected, you must tie it LOW

 

 

 

RAMCLAMP

Input

Enables the clamp cells in Dormant mode

 

 

 

CPUCLAMP

Input

Enables the clamp cells between VDD Core and VDD SoC

 

 

 

ACLKENP

Input

Clock enable for the peripheral port to enable it to be clocked at a reduced rate

 

 

 

ACLKEND

Input

Clock enable for the DMA port to enable it to be clocked at a reduced rate

 

 

 

ACLKENI

Input

Clock enable for the instruction port to enable it to be clocked at a reduced rate

 

 

 

ACLKENRW

Input

Clock enable for the data port to enable it to be clocked at a reduced rate

 

 

 

ARESETIn

Input

AXI reset for Instruction IEM Register Slice

 

 

 

ARESETRWn

Input

AXI reset for Data IEM Register Slice

 

 

 

ARESETPn

Input

AXI reset for Peripheral IEM Register Slice

 

 

 

ARESETDn

Input

AXI reset for DMA IEM Register Slice

 

 

 

ACLKI

Input

AXI clock for Instruction IEM Register Slice

 

 

 

ACLKRW

Input

AXI clock for Data IEM Register Slice

 

 

 

ACLKP

Input

AXI clock for Peripheral IEM Register Slice

 

 

 

ACLKD

Input

AXI clock for DMA IEM Register Slice

 

 

 

SYNCMODEREQI

Input

Request for synchronous or asynchronous mode of Instruction IEM Register

 

 

Slice

 

 

 

SYNCMODEREQRW

Input

Request for synchronous or asynchronous mode of Data IEM Register Slice

 

 

 

SYNCMODEREQP

Input

Request for synchronous or asynchronous mode of Peripheral IEM Register

 

 

Slice

 

 

 

SYNCMODEREQD

Input

Request for synchronous or asynchronous mode of DMA IEM Register Slice

 

 

 

SYNCMODEACKI

Output

Acknowledge for synchronous or asynchronous mode of Instruction IEM

 

 

Register Slice

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

A-2

ID012410

Non-Confidential, Unrestricted Access

 

 

 

Signal Descriptions

 

 

Table A-1 Global signals (continued)

 

 

 

Name

Direction

Description

 

 

 

SYNCMODEACKRW

Output

Acknowledge for synchronous or asynchronous mode of Data IEM Register

 

 

Slice

 

 

 

SYNCMODEACKP

Output

Acknowledge for synchronous or asynchronous mode of Peripheral IEM

 

 

Register Slice

 

 

 

SYNCMODEACKD

Output

Acknowledge for synchronous or asynchronous mode of DMA IEM Register

 

 

Slice

 

 

 

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

A-3

ID012410

Non-Confidential, Unrestricted Access

 

Signal Descriptions

A.2 Static configuration signals

Table A-2 lists the processor static configuration signals.

 

 

Table A-2 Static configuration signals

 

 

 

Name

Direction

Description

 

 

 

BIGENDINIT

Input

When HIGH indicates v5 Big-endian mode.

 

 

 

CFGBIGEND

Output

Current state of CP15 Bigend bit.

 

 

 

INITRAM

Input

Determines the reset value of the En bit, bit 0, of the Instruction TCM Region Register.

 

 

When HIGH this bit resets to 1 and the Instruction TCM is enabled on reset. For more

 

 

information see c9, Instruction TCM Region Register on page 3-92.

 

 

 

UBITINIT

Input

When HIGH indicates ARMv6 unaligned behavior.

 

 

 

VINITHI

Input

When HIGH indicates High Vecs mode.

 

 

 

ARM DDI 0333H

Copyright © 2004-2009 ARM Limited. All rights reserved.

A-4

ID012410

Non-Confidential, Unrestricted Access

 

Соседние файлы в папке ARM