Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
CS 220 / ARM / ARM7TDMI_TechnicalReferenceManual.pdf
Скачиваний:
102
Добавлен:
16.04.2015
Размер:
1.63 Mб
Скачать

Debug in Depth

B.18 EmbeddedICE timing

EmbeddedICE samples the EXTERN[1] and EXTERN[0] inputs on the falling edge of ECLK. Sufficient set-up and hold time must therefore be enabled for these signals.

Refer to Chapter 7 AC and DC Parameters for details of the required setup and hold times for these signals.

B-54

Copyright © 1994-2001. All rights reserved.

ARM DDI 0029G

Debug in Depth

B.19 Programming Restriction

The EmbeddedICE Logic watchpoint units must only be programmed when the clock to the core is stopped. This can be achieved by putting the core into the debug state.

The reason for this restriction is that if the core continues to run at ECLK rates when EmbeddedICE Logic is being programmed at TCK rates, it is possible for the BREAKPT signal to be asserted asynchronously to the core.

This restriction does not apply if MCLK and TCK are driven from the same clock, or if it is known that the breakpoint or watchpoint condition can only occur some time after EmbeddedICE Logic has been programmed.

Note

This restriction does not apply in any event to the debug control or status registers.

ARM DDI 0029G

Copyright © 1994-2001. All rights reserved.

B-55

Debug in Depth

B-56

Copyright © 1994-2001. All rights reserved.

ARM DDI 0029G

Соседние файлы в папке ARM