Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
Скачиваний:
161
Добавлен:
01.03.2016
Размер:
3.56 Mб
Скачать

RM0016

16-bit advanced control timer (TIM1)

 

 

17.4TIM1 clock/trigger controller

The clock/trigger controller allows the timer clock sources, input triggers, and output triggers to be configured. The block diagram is shown in Figure 43.

Figure 43. Clock/trigger controller block diagram

 

 

 

 

 

fMASTER

 

 

ETRF

 

 

 

 

 

ETRP

Trigger

 

 

 

 

 

 

 

TIM1_ETR

 

 

Controller

 

 

ETR

Polarity Selection & Edge

 

 

TRGO

 

Input filter

 

 

To other

 

 

 

 

 

Detector & Prescaler

 

 

 

 

 

 

 

 

 

timers

 

 

 

 

 

 

 

TRGO from TIM6 (ITR0)

ITR

 

TGI

 

 

 

 

 

TRC

Clock/Trigger

Reset, Enable,

 

 

 

 

Up/Down, Count

TRGO from TIM5 (ITR2)

 

TRGI

Mode

 

 

 

 

 

 

 

 

Controller

 

 

 

 

 

 

 

CK_PSC

 

From input stage

TI1F_ED

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

To Time Base Unit

 

 

From input stage

TI1FP1

 

Encoder

 

 

 

 

TI2FP2

 

Interface

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

17.4.1Prescaler clock (CK_PSC)

The time base unit prescaler clock (CK_PSC) can be provided by the following clock sources:

Internal clock (fMASTER)

External clock mode 1: External timer input (TIx)

External clock mode 2: External trigger input (ETR)

Internal trigger inputs (ITRi): using one timer as prescaler for another timer. Refer to

Using one timer as prescaler for another timer on page 158 for more details.

Doc ID 14587 Rev 9

149/454

Соседние файлы в папке Минимум документации STM8_1