Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
Скачиваний:
162
Добавлен:
01.03.2016
Размер:
3.56 Mб
Скачать

RM0016

Timer overview

 

 

16.1Timer feature comparison

Table 34.

Timer feature comparison

 

 

 

 

 

 

 

Counter

 

 

Capture/

Comple-

Repet-

External

External

Timer

Timer

resol-

Counter

Prescaler

compare

mentary

ition

trigger

break

synchro-

 

ution

type

factor

chan-

outputs

counter

input

input

nization/

 

 

 

nels

chaining

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TIM1

 

 

Any integer

 

 

 

 

 

With

(advanced

 

 

 

 

 

 

 

 

Up/down

from 1 to

4

3

Yes

1

1

TIM5/

control

 

 

 

65536

 

 

 

 

 

TIM6

timer)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TIM2

 

 

 

 

 

 

 

 

 

(general

16-bit

 

 

3

 

 

 

 

 

purpose

 

 

 

 

 

 

 

 

 

Any power of

 

 

 

 

 

 

timer)

 

 

 

 

 

 

 

 

 

 

 

2 from 1 to

 

 

 

 

 

 

TIM3

 

 

 

 

 

 

 

 

 

 

32768

 

 

 

 

 

 

(general

 

Up

 

2

None

No

0

0

No

purpose

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

timer)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TIM4

 

 

Any power of

 

 

 

 

 

 

(basic

8-bit

 

2 from 1 to

0

 

 

 

 

 

timer)

 

 

128

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TIM5

 

 

Any power of

 

 

 

1

 

 

(general

 

 

 

 

 

(shared

 

 

16-bit

 

2 from 1 to

3

 

 

 

 

purpose

 

 

 

with

 

 

 

 

32768

 

 

 

 

 

timer)

 

Up

 

None

No

TIM1)

0

Yes

 

 

 

 

 

 

 

 

TIM6

 

 

Any power of

 

 

 

 

 

 

(basic

8-bit

 

2 from 1 to

0

 

 

0

 

 

timer)

 

 

128

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

16.2Glossary of timer signal names

Table 35. Glossary of internal timer signals

Internal signal name

Description

Related figures

 

 

 

BI

Break interrupt

Figure 31: TIM1 general block diagram on

 

 

 

Capture/compare

CCiI: CC1I, CC2I, CC3I, CC4I

page 138

interrupt

 

 

 

 

 

 

CK_CNT

Counter clock

Figure 35: Counter update when ARPE =

 

 

CK_PSC

Prescaler clock

0 (ARR not preloaded) with prescaler = 2

 

 

on page 142

CNT_EN

Counter enable

 

 

 

 

CNT_INIT

Counter initialize

Figure 45: TI2 external clock connection

example on page 150

 

 

 

 

 

Doc ID 14587 Rev 9

133/454

Timer overview

 

RM0016

 

 

 

 

 

Table 35. Glossary of internal timer signals (continued)

 

 

 

 

 

Internal signal name

Description

Related figures

 

 

 

 

 

ETR

External trigger from

 

 

TIMx_ETR pin

 

 

 

 

 

 

 

Figure 47: External trigger input block

 

ETRF

External trigger filtered

 

diagram on page 152

 

 

 

 

ETRP

External trigger

 

 

prescaled

 

 

 

 

 

 

 

 

 

 

Timer peripheral clock

 

 

fMASTER

from clock controller

 

 

 

(CLK)

 

 

 

 

 

 

ICi : IC1, IC2

Input capture

Figure 64: Input stage of TIM 1 channel 1

 

 

 

 

ICiPS: IC1PS, IC2PS

Input capture prescaled

on page 165

 

 

 

 

 

 

 

Figure 54: Trigger/master mode selection

 

MATCH1

Compare match

blocks on page 158 and Section 17.7.2:

 

Control register 2 (TIM1_CR2) on

 

 

 

 

 

 

page 187

 

 

 

 

 

OCi: OC1, OC2

Timer output channel

Figure 68: Detailed output stage of

 

 

 

 

OCiREF: OC1REF, OC2REF

Output compare

channel with complementary output

 

(channel 1) on page 169

 

reference signal

 

 

 

 

 

 

 

 

TGI

Trigger interrupt

Figure 43: Clock/trigger controller block

 

diagram on page 149

 

 

 

 

 

 

 

 

TIi : TI1, TI2

Timer input

 

 

 

 

 

 

TIiF: TI1F, TI2F

Timer input filtered

 

 

 

 

 

 

TI1_ED

Timer input edge

 

 

detector

Figure 64: Input stage of TIM 1 channel 1

 

 

 

 

 

on page 165

 

TIiFPn: TI1FP1, TI1FP2,

Timer input filtered

 

 

 

TI2FP1, TI2FP2, TI3FP3,

 

 

prescaled

 

 

TI3FP4, TI4FP3, TI4FP4

 

 

 

 

 

 

 

 

 

TRC

Trigger capture

 

 

 

 

 

 

 

Trigger input to

Figure 44: Control circuit in normal mode,

 

TRGI

clock/trigger/slave

 

fCK_PSC = fMASTER on page 150

 

 

mode controller

 

 

 

 

 

 

 

 

UEV

Update event

Figure 35: Counter update when ARPE =

 

 

 

0 (ARR not preloaded) with prescaler = 2

 

UIF

Update interrupt

 

on page 142

 

 

 

 

Table 36. Explanation of indices‘i’, ‘n’, and ‘x’(1)

Signal number: May be 1, 2, 3, 4 depending on the device

iBit number: May be 1, 2, 3, 4 ........ depending on the device Register number: May be 1, 2, 3, 4 depending on the device

n Signal number (when i is already used): May be 1, 2, 3, 4 depending on the device

134/454

Doc ID 14587 Rev 9

RM0016

Timer overview

 

 

Table 36. Explanation of indices‘i’, ‘n’, and ‘x’(1) (continued)

Timer number: May be 1, 2, 3, 4, 5, 6 depending on the device

x

Don’t care (for bits)

1. These indices are used in Section 17, Section 18, and Section 19.

Doc ID 14587 Rev 9

135/454

Соседние файлы в папке Минимум документации STM8_1