Добавил:
Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
Микроконтроллер Motorola 68HC11.pdf
Скачиваний:
37
Добавлен:
26.05.2014
Размер:
985.62 Кб
Скачать

DDRA7 — Data Direction for Port A Bit 7

Overridden if an output compare function is configured to control the PA7 pin

0 = Input

1 = Output

The pulse accumulator uses port A bit 7 as the PAI input, but the pin can also be used as general-purpose I/O or as an output compare. Note that even when port A bit 7 is configured as an output, the pin still drives the input to the pulse accumulator.

PAEN — Pulse Accumulator System Enable

Refer to SECTION 9 TIMING SYSTEM.

PAMOD — Pulse Accumulator Mode

Refer to SECTION 9 TIMING SYSTEM.

PEDGE — Pulse Accumulator Edge Control

Refer to SECTION 9 TIMING SYSTEM.

6

DDRA3 — Data Direction for Port A Bit 3

 

 

 

 

 

 

Overridden if an output compare function is configured to control the PA3 pin.

0 =

Input

 

 

 

 

 

 

 

 

 

1 =

Output

 

 

 

 

 

 

 

 

 

 

I4/O5 — Input Capture 4/Output Compare 5

 

 

 

 

 

 

Refer to SECTION 9 TIMING SYSTEM.

 

 

 

 

 

 

RTR[1:0] — RTI Interrupt Rate Select

 

 

 

 

 

 

 

Refer to SECTION 9 TIMING SYSTEM.

 

 

 

 

 

 

6.2 Port B

 

 

 

 

 

 

 

 

 

 

 

 

 

In single-chip or bootstrap modes, port B pins are general-purpose outputs. In expand-

 

ed or special test modes, port B pins are high order address outputs.

 

 

 

PORTB — Port B Data

 

 

 

 

 

 

 

$1004

 

 

 

 

Bit 7

6

5

 

4

3

2

1

Bit 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

PB7

 

PB6

PB5

 

PB4

PB3

PB2

PB1

PB0

 

 

 

S. Chip or

 

 

 

 

 

 

 

 

 

 

 

 

PB7

 

PB6

PB5

 

PB4

PB3

PB2

PB1

PB0

 

 

 

Boot:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RESET:

 

0

 

0

0

 

0

0

0

0

0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Expan. or

ADDR15

ADDR14

ADDR13

ADDR12

ADDR11

ADDR10

ADDR9

ADDR8

 

 

Test:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

6.3 Port C

In single-chip and bootstrap modes, port C pins reset to high impedance inputs (DDRC bits are set to zero). In expanded and special test modes, port C pins are multiplexed address/data bus and the port C register address is treated as an external memory location.

MOTOROLA

PARALLEL INPUT/OUTPUT

M68HC11 E SERIES

6-2

 

TECHNICAL DATA

Соседние файлы в предмете Радиоприемные устройства