Скачиваний:
38
Добавлен:
27.04.2015
Размер:
3.97 Mб
Скачать

Freescale Semiconductor, Inc.

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

Freescale Semiconductor, Inc.

Memory Configuration and Operating Modes

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

3.3.2 Interrupt Priority Structure

The following tables describe the programmable interrupt structure for the DSP56824. Table 3-6 on page 3-16 shows the interrupt priority structure, and Table 3-7 on page 3-16 shows the reset and interrupt vector map.

Table 3-6. Interrupt Priority Structure

Priority

 

 

 

 

 

 

 

Exception

 

 

 

 

IPR Bits

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Level 1 (Non-maskable)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Highest

 

Hardware

RESET

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

COP timer RESET

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Illegal instruction trap

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Hardware stack overflow

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OnCE module instruction trap

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Lower

 

 

SWI

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Level 0 (Maskable)

 

 

 

 

 

 

 

 

 

 

 

 

 

Higher

 

 

IRQA

 

(external interrupt)

 

 

 

 

2, 1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

(external interrupt)

 

 

 

 

5, 4

 

 

 

IRQB

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Channel 6 peripheral interrupt— SSI

 

9

 

 

 

 

 

 

 

 

 

 

 

Channel 5 peripheral interrupt— Reserved

 

10

 

 

 

 

 

 

 

 

 

 

 

Channel 4 peripheral interrupt— Timer module

 

11

 

 

 

 

 

 

 

 

 

 

 

Channel 3 peripheral interrupt— SPI1

 

12

 

 

 

 

 

 

 

 

 

 

 

Channel 2 peripheral interrupt— SPI0

 

13

 

 

 

 

 

 

 

 

 

 

 

Channel 1 peripheral interrupt— Real-time timer

 

14

 

 

 

 

 

 

 

Lowest

 

Channel 0 peripheral interrupt— Port B GPIO

 

15

 

 

 

 

 

 

 

 

Table 3-7. Reset and Interrupt Vector Map

 

 

 

 

 

 

 

 

 

 

 

 

Interrupt Starting Address

 

 

 

 

 

 

IPL

 

 

Interrupt Source

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$0000/$7F801/$E0002

 

 

 

 

 

 

 

Hardware

 

 

 

 

 

 

 

 

 

 

 

RESET

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$0000/$7F821/$E0022

 

 

 

 

 

 

 

COP timer RESET

 

 

 

 

 

 

 

 

 

 

 

 

$0004

 

 

 

 

 

 

 

(Reserved)

 

 

 

 

 

 

 

 

$0006

 

 

 

1

 

 

Illegal instruction trap

 

 

 

 

 

 

 

 

$0008

 

 

 

1

 

 

Software interrupt (SWI)

 

 

 

 

 

 

 

 

$000A

 

 

 

1

 

 

Hardware stack overflow

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

3-16

 

 

 

 

 

DSP56824 User’s Manual

 

For More Information On This Product,

Go to: www.freescale.com

Freescale Semiconductor, Inc.

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

Freescale Semiconductor, Inc.

 

 

 

 

 

DSP56824 Reset and Interrupt Vectors

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

Table 3-7. Reset and Interrupt Vector Map (Continued)

 

 

 

 

 

 

Interrupt Starting Address

IPL

 

 

 

Interrupt Source

 

 

 

 

 

 

 

 

 

 

$000C

1

 

 

OnCE module instruction trap

 

 

 

 

 

$000E

1

 

 

(Reserved)

 

 

 

 

$0010

0

 

 

 

 

 

 

IRQA

 

 

 

 

 

$0012

0

 

 

 

 

 

IRQB

 

 

 

 

 

$0014

0

 

Port B GPIO interrupt

 

 

 

 

 

$0016

0

 

 

Real-time interrupt

 

 

 

 

 

$0018

0

 

 

Timer 0 overflow

 

 

 

 

 

$001A

0

 

 

Timer 1 overflow

 

 

 

 

 

$001C

0

 

 

Timer 2 overflow

 

 

 

 

 

$001E

0

 

 

(Reserved)

 

 

 

 

 

$0020

0

 

 

SSI receive data with exception status

 

 

 

 

 

$0022

0

 

 

SSI receive data

 

 

 

 

 

$0024

0

 

 

SSI transmit data with exception status

 

 

 

$0026

0

SSI transmit data

 

 

 

 

 

$0028

0

 

 

SPI1 serial system

 

 

 

 

 

$002A

0

 

 

SPI0 serial system

 

 

 

 

 

$002C

0

 

 

Available for program code

 

.

 

 

 

 

 

.

 

 

 

 

$007E

0

 

 

 

 

 

 

 

 

 

 

1.Interrupt starting address when in Mode 1

2.Interrupt starting address when in Mode 2

Memory Configuration and Operating Modes

3-17

For More Information On This Product,

Go to: www.freescale.com

Freescale Semiconductor, Inc.

Memory Configuration and Operating Modes

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

Freescale Semiconductor, Inc.

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005

3-18 DSP56824 User’s Manual

For More Information On This Product,

Go to: www.freescale.com

Соседние файлы в папке DSP568xx