Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
Скачиваний:
34
Добавлен:
27.04.2015
Размер:
1.98 Mб
Скачать

Chapter 3

Memory Configuration and Operating

Modes

This section describes in detail the on-chip memories and the operating modes of the DSP56824. In addition, the interrupt vectors, interrupt priority register (IPR), and peripheral memory map are provided.

3.1 DSP56824 Memory Map

The DSP56824 chip uses a Harvard memory architecture in which two independent memory spaces, X data memory and program memory, are provided. RAM and ROM are used for the on-chip data and program memory. The DSP56824 has 3.5K words of on-chip data RAM, 2K words of on-chip data ROM, 128 words of on-chip program RAM, and 32K words of on-chip program ROM. Both the program and data memories can be expanded off-chip. These memory spaces are shown in Figure 3-1 on page 3-2.

The operating mode control bits (MA and MB) in the operating mode register (OMR) control the program memory map and select the reset vector address. The external X memory (EX) control bit in the OMR controls the data memory map.

Memory Configuration and Operating Modes

3-1

Соседние файлы в папке DSP568xx