Добавил:
Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
ATtiny104_Datasheet.pdf
Скачиваний:
0
Добавлен:
12.02.2026
Размер:
3.8 Mб
Скачать

12.4.3.External Reset

An External Reset is generated by a low level on the RESET pin. Reset pulses longer than the minimum pulse width will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to

generate a reset. When the applied signal reaches the Reset Threshold Voltage (VRST) on its positive edge, the delay counter starts the MCU after the Time-out period (tTOUT ) has expired. The External Reset can be disabled by the RSTDISBL fuse.

Figure 12-4. External Reset During Operation

CC

Related Links

System and Reset Characteristics on page 214

12.4.4.Watchdog System Reset

When the Watchdog times out, it will generate a short reset pulse of one CK cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period tTOUT.

Figure 12-5. Watchdog System Reset During Operation

CC

CK

12.5.Watchdog Timer

If the watchdog timer is not needed in the application, the module should be turned off. If the watchdog timer is enabled, it will be enabled in all sleep modes and hence always consume power. In the deeper sleep modes, this will contribute significantly to the total current consumption.

Refer to Watchdog System Reset for details on how to configure the watchdog timer.

12.5.1.Overview

The Watchdog Timer is clocked from an on-chip oscillator, which runs at 128kHz, as the next figure. By controlling the Watchdog Timer prescaler, the Watchdog Reset interval can be adjusted. The Watchdog

Atmel ATtiny102 / ATtiny104 [DATASHEET]

48

Atmel-42505D-ATtiny102-ATtiny104_Datasheet_Complete-10/2016