Добавил:
Upload Опубликованный материал нарушает ваши авторские права? Сообщите нам.
Вуз: Предмет: Файл:
Плата / Вычислитель / Atmel-2549-8-bit-AVR-Microcontroller-ATmega640-1280-1281-2560-2561_datasheet.pdf
Скачиваний:
24
Добавлен:
10.02.2015
Размер:
8.82 Mб
Скачать

Figure 24-14. Formats and States in the Master Receiver Mode

MR

Successfull

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

S

SLA

R

 

A

 

 

DATA

 

A

DATA

 

 

 

 

 

 

 

P

 

 

 

 

reception

 

 

 

 

 

 

 

 

A

 

 

 

 

 

from a slave

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

receiver

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$08

 

 

$40

 

 

 

 

 

 

$50

 

 

$58

 

 

 

 

 

 

 

Next transfer

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RS

SLA

R

 

started with a

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

repeated start

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

condition

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$10

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Not acknowledge

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

W

 

 

 

 

 

 

 

 

 

 

 

 

P

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

received after the

 

 

 

 

 

A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

slave address

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$48

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Arbitration lost in slave

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Other master

 

 

 

 

Other master

 

 

 

 

 

 

 

 

 

 

 

 

address or data byte

 

 

A or A

 

continues

 

A

continues

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$38

 

 

 

 

 

 

$38

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Arbitration lost and

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

 

Other master

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

addressed as slave

 

 

 

 

continues

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

To corresponding

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$68

$78

$B0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

states in slave mode

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

From master to slave

DATA

A

Any number of data bytes

 

and their associated acknowledge bits

 

From slave to master

n

 

This number (contained in TWSR) corresponds

 

 

 

 

 

to a defined state of the Two-Wire Serial Bus. The

 

 

 

 

 

 

 

prescaler bits are zero or masked to zero

24.7.3Slave Receiver Mode

In the Slave Receiver mode, a number of data bytes are received from a Master Transmitter (see Figure 24-15). All the status codes mentioned in this section assume that the prescaler bits are zero or are masked to zero.

Figure 24-15. Data transfer in Slave Receiver mode

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

VCC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Device 1

 

Device 2

 

 

 

Device 3

........

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Device n

 

 

 

R1

 

R2

 

 

 

 

 

 

 

 

 

 

SLAVE

 

 

MASTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

RECEIVER

 

TRANSMITTER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SDA

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SCL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

To initiate the Slave Receiver mode, TWAR and TWCR must be initialized as follows:

 

 

 

 

 

 

 

TWAR

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TWA6

 

TWA5

 

TWA4

 

 

 

TWA3

 

 

TWA2

 

 

 

TWA1

 

 

 

 

TWA0

TWGCE

value

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Device’s Own Slave Address

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]

253

2549Q–AVR–02/2014

The upper seven bits are the address to which the 2-wire Serial Interface will respond when addressed by a Master. If the LSB is set, the TWI will respond to the general call address (0x00), otherwise it will ignore the general call address.

TWCR

TWINT

TWEA

TWSTA

TWSTO

TWWC

TWEN

TWIE

value

0

1

0

0

0

1

0

X

 

 

 

 

 

 

 

 

 

TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable the acknowledgement of the device’s own slave address or the general call address. TWSTA and TWSTO must be written to zero.

When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own slave address (or the general call address if enabled) followed by the data direction bit. If the direction bit is “0” (write), the TWI will operate in SR mode, otherwise ST mode is entered. After its own slave address and the write bit have been received, the TWINT Flag is set and a valid status code can be read from TWSR. The status code is used to determine the appropriate software action. The appropriate action to be taken for each status code is detailed in Table 24-4 on page 255. The Slave Receiver mode may also be entered if arbitration is lost while the TWI is in the Master mode (see states 0x68 and 0x78).

If the TWEA bit is reset during a transfer, the TWI will return a “Not Acknowledge” (“1”) to SDA after the next received data byte. This can be used to indicate that the Slave is not able to receive any more bytes. While TWEA is zero, the TWI does not acknowledge its own slave address. However, the 2-wire Serial Bus is still monitored and address recognition may resume at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate the TWI from the 2-wire Serial Bus.

In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the TWEA bit is set, the interface can still acknowledge its own slave address or the general call address by using the 2-wire Serial Bus clock as a clock source. The part will then wake up from sleep and the TWI will hold the SCL clock low during the wake up and until the TWINT Flag is cleared (by writing it to one). Further data reception will be carried out as normal, with the AVR clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be held low for a long time, blocking other data transmissions.

Note that the 2-wire Serial Interface Data Register – TWDR does not reflect the last byte present on the bus when waking up from these Sleep modes.

ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]

254

2549Q–AVR–02/2014

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 24-4.

Status Codes for Slave Receiver Mode

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Status Code

 

Application Software Response

 

 

 

 

(TWSR)

Status of the 2-wire Serial Bus

 

 

To TWCR

 

 

 

 

Prescaler Bits

and 2-wire Serial Interface Hard-

To/from TWDR

 

 

 

 

 

are 0

ware

STA

STO

TWIN

TWE

Next Action Taken by TWI Hardware

 

 

 

 

 

 

 

 

 

 

T

A

 

 

 

0x60

Own SLA+W has been received;

No TWDR action or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

ACK has been returned

 

 

 

 

 

returned

 

 

 

 

No TWDR action

X

0

1

1

Data byte will be received and ACK will be returned

 

 

0x68

Arbitration lost in SLA+R/W as

No TWDR action or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

Master; own SLA+W has been

 

 

 

 

 

returned

 

 

 

received; ACK has been returned

No TWDR action

X

0

1

1

Data byte will be received and ACK will be returned

 

 

0x70

General call address has been

No TWDR action or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

received; ACK has been returned

No TWDR action

X

0

1

1

returned

 

 

 

 

Data byte will be received and ACK will be returned

 

 

0x78

Arbitration lost in SLA+R/W as

No TWDR action or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

Master; General call address has

No TWDR action

X

0

1

1

returned

 

 

 

been received; ACK has been re-

Data byte will be received and ACK will be returned

 

 

 

turned

 

 

 

 

 

 

 

 

0x80

Previously addressed with own

Read data byte or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

SLA+W; data has been received;

 

 

 

 

 

returned

 

 

 

ACK has been returned

Read data byte

X

0

1

1

Data byte will be received and ACK will be returned

 

 

0x88

Previously addressed with own

Read data byte or

0

0

1

0

Switched to the not addressed Slave mode;

 

 

 

SLA+W; data has been received;

 

0

0

1

1

no recognition of own SLA or GCA

 

 

 

NOT ACK has been returned

Read data byte or

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

 

1

0

1

0

GCA will be recognized if TWGCE = “1”

 

 

 

 

Read data byte or

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

no recognition of own SLA or GCA;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

 

1

0

1

1

becomes free

 

 

 

 

Read data byte

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

 

 

 

 

 

GCA will be recognized if TWGCE = “1”;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

 

 

 

 

 

becomes free

 

 

0x90

Previously addressed with gener-

Read data byte or

X

0

1

0

Data byte will be received and NOT ACK will be

 

 

 

al call; data has been received;

 

 

 

 

 

returned

 

 

 

ACK has been returned

Read data byte

X

0

1

1

Data byte will be received and ACK will be returned

 

 

0x98

Previously addressed with gener-

Read data byte or

0

0

1

0

Switched to the not addressed Slave mode;

 

 

 

al call; data has been received;

 

 

 

 

 

no recognition of own SLA or GCA

 

 

 

NOT ACK has been returned

Read data byte or

0

0

1

1

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

Read data byte or

1

0

1

0

GCA will be recognized if TWGCE = “1”

 

 

 

 

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

no recognition of own SLA or GCA;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

Read data byte

1

0

1

1

becomes free

 

 

 

 

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

 

 

 

 

 

GCA will be recognized if TWGCE = “1”;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

 

 

 

 

 

becomes free

 

 

0xA0

A STOP condition or repeated

No action

0

0

1

0

Switched to the not addressed Slave mode;

 

 

 

START condition has been re-

 

 

 

 

 

no recognition of own SLA or GCA

 

 

 

ceived while still addressed as

 

0

0

1

1

Switched to the not addressed Slave mode;

 

 

 

Slave

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

 

 

 

 

 

GCA will be recognized if TWGCE = “1”

 

 

 

 

 

1

0

1

0

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

no recognition of own SLA or GCA;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

 

 

 

 

 

becomes free

 

 

 

 

 

1

0

1

1

Switched to the not addressed Slave mode;

 

 

 

 

 

 

 

 

 

own SLA will be recognized;

 

 

 

 

 

 

 

 

 

GCA will be recognized if TWGCE = “1”;

 

 

 

 

 

 

 

 

 

a START condition will be transmitted when the bus

 

 

 

 

 

 

 

 

 

becomes free

 

ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]

255

2549Q–AVR–02/2014

Figure 24-16. Formats and States in the Slave Receiver Mode

Reception of the own

 

S

SLA

W

A

DATA

A

DATA

 

A

P or S

 

slave address and one or

 

 

 

more data bytes. All are

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

acknowledged

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$60

 

$80

 

$80

$A0

 

Last data byte received

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

P or S

 

is not acknowledged

 

 

 

 

 

 

 

 

 

 

A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$88

 

 

 

Arbitration lost as master

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

 

 

 

 

 

 

 

 

 

 

 

and addressed as slave

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$68

 

 

 

 

 

 

 

 

 

 

 

Reception of the general call

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

General Call

A

DATA

A

DATA

 

A

P or S

 

address and one or more data

 

 

 

bytes

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$70

 

$90

 

$90

$A0

 

Last data byte received is

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

P or S

 

not acknowledged

 

 

 

 

 

 

 

 

 

 

A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$98

 

 

 

Arbitration lost as master and

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

 

 

 

 

 

 

 

 

 

 

 

addressed as slave by general call

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

$78

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

From master to slave

DATA

A

Any number of data bytes

 

and their associated acknowledge bits

 

From slave to master

n

 

This number (contained in TWSR) corresponds

 

 

 

 

 

to a defined state of the Two-Wire Serial Bus. The

 

 

 

 

 

 

 

prescaler bits are zero or masked to zero

24.7.4Slave Transmitter Mode

In the Slave Transmitter mode, a number of data bytes are transmitted to a Master Receiver (see Figure 24-17). All the status codes mentioned in this section assume that the prescaler bits are zero or are masked to zero.

Figure 24-17. Data Transfer in Slave Transmitter Mode

 

 

 

 

 

 

 

VCC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Device 1

 

Device 2

 

Device 3

........

 

 

 

 

 

 

 

 

 

 

 

Device n

 

 

R1

 

R2

 

 

SLAVE

 

MASTER

 

 

 

 

 

TRANSMITTER

 

RECEIVER

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SDA

SCL

ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]

256

2549Q–AVR–02/2014

To initiate the Slave Transmitter mode, TWAR and TWCR must be initialized as follows:

TWAR

 

TWA6

TWA5

TWA4

 

TWA3

 

TWA2

TWA1

TWA0

TWGCE

value

 

 

 

 

 

 

 

 

 

 

 

 

 

Device’s Own Slave Address

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

The upper seven bits are the address to which the 2-wire Serial Interface will respond when addressed by a Master. If the LSB is set, the TWI will respond to the general call address (0x00), otherwise it will ignore the general call address.

TWCR

TWINT

TWEA

TWSTA

TWSTO

TWWC

TWEN

TWIE

value

0

1

0

0

0

1

0

X

 

 

 

 

 

 

 

 

 

TWEN must be written to one to enable the TWI. The TWEA bit must be written to one to enable the acknowledgement of the device’s own slave address or the general call address. TWSTA and TWSTO must be written to zero.

When TWAR and TWCR have been initialized, the TWI waits until it is addressed by its own slave address (or the general call address if enabled) followed by the data direction bit. If the direction bit is “1” (read), the TWI will operate in ST mode, otherwise SR mode is entered. After its own slave address and the write bit have been received, the TWINT Flag is set and a valid status code can be read from TWSR. The status code is used to determine the appropriate software action. The appropriate action to be taken for each status code is detailed in Table 24-5. The Slave Transmitter mode may also be entered if arbitration is lost while the TWI is in the Master mode (see state 0xB0).

If the TWEA bit is written to zero during a transfer, the TWI will transmit the last byte of the transfer. State 0xC0 or state 0xC8 will be entered, depending on whether the Master Receiver transmits a NACK or ACK after the final byte. The TWI is switched to the not addressed Slave mode, and will ignore the Master if it continues the transfer. Thus the Master Receiver receives all “1” as serial data. State 0xC8 is entered if the Master demands additional data bytes (by transmitting ACK), even though the Slave has transmitted the last byte (TWEA zero and expecting NACK from the Master).

While TWEA is zero, the TWI does not respond to its own slave address. However, the 2-wire Serial Bus is still monitored and address recognition may resume at any time by setting TWEA. This implies that the TWEA bit may be used to temporarily isolate the TWI from the 2-wire Serial Bus.

In all sleep modes other than Idle mode, the clock system to the TWI is turned off. If the TWEA bit is set, the interface can still acknowledge its own slave address or the general call address by using the 2-wire Serial Bus clock as a clock source. The part will then wake up from sleep and the TWI will hold the SCL clock will low during the wake up and until the TWINT Flag is cleared (by writing it to one). Further data transmission will be carried out as normal, with the AVR clocks running as normal. Observe that if the AVR is set up with a long start-up time, the SCL line may be held low for a long time, blocking other data transmissions.

Note that the 2-wire Serial Interface Data Register – TWDR does not reflect the last byte present on the bus when waking up from these sleep modes.

Table 24-5.

Status Codes for Slave Transmitter Mode

 

 

 

 

Status Code

 

Application Software Response

 

 

(TWSR)

Status of the 2-wire Serial Bus

 

 

To TWCR

 

 

Prescaler

and 2-wire Serial Interface Hard-

To/from TWDR

 

 

 

Bits

ware

STA

STO

TWIN

TWE

Next Action Taken by TWI Hardware

 

are 0

 

 

 

 

T

A

 

0xA8

Own SLA+R has been received;

Load data byte or

X

0

1

0

Last data byte will be transmitted and NOT ACK should

 

ACK has been returned

Load data byte

X

0

1

1

be received

 

 

Data byte will be transmitted and ACK should be re-

 

 

 

 

 

 

 

ceived

0xB0

Arbitration lost in SLA+R/W as

Load data byte or

X

0

1

0

Last data byte will be transmitted and NOT ACK should

 

Master; own SLA+R has been re-

 

 

 

 

 

be received

 

ceived; ACK has been returned

Load data byte

X

0

1

1

Data byte will be transmitted and ACK should be re-

 

 

 

 

 

 

 

ceived

ATmega640/V-1280/V-1281/V-2560/V-2561/V [DATASHEET]

257

2549Q–AVR–02/2014